Hi,
If you want to ask questions about the different types of LVDS to single ended line drivers, you would need to ask that in the proper forum. This is the high speed data converter forum. But regardless, take a look at the switching characteristics of any of those line drivers, particularly the spec for output skew, and then look at the guaranteed setup and hold time for the data converters outptus relative to its bit clock. At this kind of data rate you will find the the possible skews between any two outputs of the drivers will wipe out any setup/hold timing margin that you would need into your FPGA. Max skews between outputs on the driver are on the order of 400ps or more. Setup and hold times from the ADC are too tight for this kind of skew - for example at 50Msps, the ADS528x setup and hold times are given at 470ps and 650ps. Subtracting out the max skew from the driver leaves no practical chance of ever meeting timing into the FPGA. As I said yesterday, single ended signalling is not practical for these kind of data rates. The datasheets for the buffers indicate a practical limit of about 200mbps, and you would have to ask in another forum to explain why one table would have a number of 630Mbps.
Regards,
Richard P.